## 1. Introduction The Industrial CompactFlash® 2000Plus Memory Card (iCF2000+) products provide high capacity solid-state flash memory that electrically complies with the Personal Computer Memory Card International Association (PCMCIA) ATA (PC Card ATA) standard. (In Japan, the applicable standards group is JEIDA.) The CompactFlash® and PCMCIA cards support True IDE Mode that is electrically compatible with an IDE disk drive. The original CF form factor card can be used in any system that has a CF slot. Designed to replace traditional rotating disk drives, Industrial CompactFlash® 2000Plus Memory Cards are embedded solid-state data storage systems for mobile computing and the industrial work place. These Industrial CompactFlash® feature an extremely lightweight, reliable, low-profile form factor. Industrial CompactFlash® 2000Plus (iCF2000+) supports advanced PIO (0-4), Multiword DMA (0-2), Ultra DMA (0-2) transfer modes, multi-sector transfers, and LBA addressing. #### 2. Features The Industrial ATA products provide the following system features: - Capacities: 32MB, 64MB, 128MB, 256MB, 512MB, 1GB, 2GB, 4GB and 8GB - Fully compatible with CompactFlash<sup>®</sup> specification version 2.1 - Fully compatible with PC Card Standard Release 8.0 - Fully compatible with the IDE standard interface - Three access mode - PC Card Memory Mode - PC Card I/O Mode - True IDE Mode - High reliability based on the internal ECC (Error Correction Code) function - +3.3V/+5V single power supply operation - · Support Auto Stand-by and Sleep Mode. - Support transfer modes: PIO(0-4), Multiword DMA (0-2) and Ultra DMA(0-2) - MTBF > 3,000,000 hours - Minimum 10,000 insertions - Shock: 30G, Vibration: 1500G - Write Endurance: 1GB: 27 years @ 10GB/Day erase/write cycles - R/W performance: - 32MB, 64 MB, 128 MB, 256MB: Read: 10MBytes/s, Write: 6MBytes/s - $512\mbox{MB}, 1\mbox{GB}, 2\mbox{GB}, 4\mbox{GB}, 8\mbox{GB}$ : Read: $20\mbox{Mbytes/s}$ , Write: $11\mbox{Mbytes/s}$ - · Operating temperature range: - Standard Grade: -10°C ~ +70°C - Industrial Grade: -40°C~+85°C - · Storage temperature range: - Standard Grade: -25°C~+85°C - Industrial Grade: -40°C~+85°C # 3. Pin Assignment See Table 1 for iCF2000+ pin assignments. Table 1: iCF2000+ Pin Assignments | PU | Card Memory Mo | | | PC Card I/O Mode | | | True IDE Mode | 441 | |---------|--------------------|-----|---------|-----------------------------------------|----------------|---------|-------------------------------------------|-----| | Pin No. | Name | 1/0 | Pin No. | Name | 1/0 | Pin No. | Name | 1/0 | | 1 | GND | | 1 | GND | | 1 | GND | | | 2 | D03 | 1/0 | 2 | D03 | 1/0 | 2 | D03 | 1/0 | | 3 | D04 | 1/0 | 3 | D04 | 1/0 | 3 | D04 | 1/0 | | 4 | D05 | 1/0 | 4 | D05 | 1/0 | 4 | D05 | 1/0 | | 5 | D06 | 1/0 | 5 | D06 | 1/0 | 5 | D06 | 1/0 | | 6 | D07 | 1/0 | 6 | D07 | 1/0 | 6 | D07 | 1/0 | | 7 | -CE1 | I | 7 | -CE1 | Ê | 7 | -CS0 | ) | | 8 | A10 | Ĩ | 8 | A10 | Ï | 8 | A10 <sup>2</sup> | j | | 9 | -OE | J | 9 | -OE | I, | 9 | -ATA SEL | J. | | 10 | A09 | 1 | 10 | A09 | E | 10 | A09 <sup>2</sup> | 1 | | 11 | A08 | Ĩ | 11 | A08 | Ĩ | 11 | A08 <sup>2</sup> | Ĩ | | 12 | A07 | Ĭ | 12 | A07 | ĵ. | 12 | A07 <sup>2</sup> | j | | 13 | VCC | | 13 | VCC | | 13 | VCC | | | 14 | A06 | 1 | 14 | A06 | Ţ. | 14 | A06 <sup>2</sup> | 1 | | 15 | A05 | Ť | 15 | A05 | Ĩ <sup>3</sup> | 15 | A05 <sup>2</sup> | ñ | | 16 | A04 | 1 | 16 | A04 | I, | 16 | A04 <sup>2</sup> | Д | | 17 | A03 | 1 | 17 | A03 | į. | 17 | A03 <sup>2</sup> | 9 | | 18 | A02 | j. | 18 | A02 | Ē | 18 | A02 | ) | | 19 | A01 | Ĩ | 19 | A01 | Ĩ | 19 | A01 | 79 | | 20 | A00 | J | 20 | A00 | Ī, | 20 | A00 | Л | | 21 | D00 | 1/0 | 21 | D00 | 1/0 | 21 | D00 | I/C | | 22 | D01 | 1/0 | 22 | D01 | 1/0 | 22 | D01 | I/C | | 23 | D02 | 1/0 | 23 | D02 | 1/0 | 23 | D02 | I/C | | 24 | WP | 0 | 24 | -IOIS16 | 0 | 24 | -IOCS16 | 0 | | 25 | -CD2 | 0 | 25 | -CD2 | 0 | 25 | -CD2 | 0 | | 26 | -CD1 | 0 | 26 | -CD1 | 0 | 26 | -CD1 | 0 | | 27 | D11 <sup>1</sup> | 1/0 | 27 | D11 <sup>1</sup> | 1/0 | 27 | D11 <sup>1</sup> | 1/0 | | 28 | D12 <sup>1</sup> | 1/0 | 28 | D12 <sup>1</sup> | 1/0 | 28 | D12 <sup>1</sup> | 1/0 | | 29 | D13 <sup>1</sup> | 1/0 | 29 | D13 <sup>1</sup> | 1/0 | 29 | D13 <sup>1</sup> | 1/0 | | 30 | D14 <sup>1</sup> | 1/0 | 30 | D14 <sup>1</sup> | 1/0 | 30 | D14 <sup>1</sup> | 1/0 | | 31 | D15 <sup>1</sup> | 1/0 | 31 | D15 <sup>1</sup> | 1/0 | 31 | D15 <sup>1</sup> | 1/0 | | 32 | -CE2 <sup>1</sup> | 1 | 32 | -CE21 | 1 | 32 | -CS1 <sup>1</sup> | 1/0 | | 33 | -VS1 | 0 | 33 | -VS1 | 0 | 33 | -VS1 | 0 | | -00 | -401 | | - 30 | 3401 | | - 55 | -IORD <sup>7</sup> | | | 34 | -IORD | 1 | 34 | -IORD | £ | 34 | HSTROBE | 9 | | .01 | TORD | | 0-1 | -101.0 | 12 | 0.1 | -HDMARDY® | | | | | | | | | | | | | 35 | -IOWR | Ĩ | 35 | -IOWR | Ĩ | 35 | -IOWR <sup>7</sup><br>STOP <sup>8,9</sup> | Î | | 200 | No.27 | Ť | 00 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Ţ. | 00 | | 24 | | 36 | -WE | | 36 | -WE | | 36 | -WE³ | 1 | | 37 | READY | 0 | 37 | -IREQ | 0 | 37 | INTRQ | 0 | | 38 | VCC | 4 | 38 | VCC | r) | 38 | VCC | 24 | | 39 | -CSEL <sup>6</sup> | 1 | 39 | -CSEL <sup>5</sup> | E . | 39 | -CSEL | 1 | | 40 | -VS2 | 0 | 40 | -VS2 | 0 | 40 | -VS2 | 0 | | 41 | RESET | 1 | 41 | RESET | Ė | 41 | -RESET | 1 | | | 5275-010-00-2010 | | 650 | 750000000000000000000000000000000000000 | | 898 | IORDY <sup>1</sup> | | | 42 | -WAIT | 0 | 42 | -WAIT | 0 | 42 | -DDMARDY <sup>8</sup> | 0 | | | | | | | | | DSTROBE <sup>9</sup> | | | 43 | -INPACK | 0 | 43 | -INPACK | 0 | 43 | DMARQ | 0 | | 44 | -REG | Ī | 44 | -REG | ľ | 44 | -DMACK <sup>6</sup> | j | | 45 | BVD2 | 0 | 45 | -SPKR | 0 | 45 | -DASP | 1/0 | 2 Rev.0.1 Datasheet, September 2006 #### Industrial CompactFlash® Card 2000Plus (iCF2000+) | 46 | BVD1 | 0 | 46 | -STSCHG | 0 | 46 | -PDIAG | 1/0 | |----|------------------|-----|----|------------------|-----|----|------------------|-----| | 47 | D081 | 1/0 | 47 | D08 <sup>1</sup> | 1/0 | 47 | D08 <sup>1</sup> | 1/0 | | 48 | D091 | 1/0 | 48 | D09 <sup>1</sup> | 1/0 | 48 | D09 <sup>1</sup> | 1/0 | | 49 | D10 <sup>1</sup> | 1/0 | 49 | D10 <sup>1</sup> | I/O | 49 | D10 <sup>1</sup> | 1/0 | | 50 | GND | | 50 | GND | Ĵ | 50 | GND | | #### Note: - 1) These signals are required only for 16 bit accesses and not required when installed in 8 bit systems. Devices should allow for 3-state signals not to consume current. - 2) The signal should be grounded by the host. - 3) The signal should be tied to VCC by the host. - 4) The mode is optional for CF+ Cards, but required for CompactFlash® Storage Cards. - 5) The -CSEL signal is ignored by the card in PC Card modes. However, because it is not pulled up on the card in these modes, it should not be left floating by the host in PC Card modes. In these modes, the pin should be connected by the host to PC Card A25 or grounded by the host. - 6) If DMA operations are not used, the signal should be held high or tied to VCC by the host. For proper operation in older hosts: while DMA operations are not active, the card shall ignore this signal, including a floating condition - 7) Signal usage in True IDE Mode except when Ultra DMA mode protocol is active. - 8) Signal usage in True IDE Mode when Ultra DMA mode protocol DMA Write is active. - 9) Signal usage in True IDE Mode when Ultra DMA mode protocol DMA Read is active. # 4. Pin Description Table 2 describes the pin descriptions for iCF2000+ Table 2: iCF2000+ Pin Description | Pin No. | Pin Name | 1/0 | Mode | Description | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8, 10, 11,<br>12, 14, 15,<br>16, 17, 18,<br>19, 20 | A10 - A0 | | PC Card<br>Memory<br>Mode | These address lines along with the -REG signal are used to select the following: The I/O port address registers within the CompactFlash Storage Card or CF+ Card, the memory mapped port address registers within the CompactFlash Storage Card or CF+ Card, a byte in the card's information structure and its configuration control and status registers. | | 8, 10, 11,<br>12, 14, 15,<br>16, 17, 18,<br>19, 20 | A10 – A0 | 1 | PC Card<br>I/O Mode | This signal is the same as the PC Card Memory Mode signal. | | 18, 19, 20 | A2 – A0 | | True IDE<br>Mode | In True IDE Mode, only A[2:0] are used to select the one of eight registers in the Task File, the remaining address lines should be grounded by the host. | | | BVD1 | | PC Card<br>Memory<br>Mode | This signal is asserted high, as BVD1 is not supported. | | 46 | -STSCHG | 1/0 | PC Card<br>I/O Mode | This signal is asserted low to alert the host to changes in the READY and Write Protect states, while the I/O interface is configured. Its use is controlled by the Card configuration and Status Register. | | | -PDIAG | <del>a</del> (2 ) | True IDE<br>Mode | In the True IDE Mode, this input / output is the Pass Diagnostic signal in the Master / Slave handshake protocol. | | | BVD2 | | PC Card<br>Memory<br>Mode | This signal is asserted high, as BVD2 is not supported. | | 45 | -SPKR | 1/0 | PC Card<br>I/O Mode | This line is the Binary Audio output from the card. If the Card does not support the Binary Audio function, this line should be held negated. | | , and the second | -DASP | | True IDE<br>Mode | In the True IDE Mode, this input/output is the Disk Active/Slave Present signal in the Master/Slave handshake protocol. | | 26, 25 | -CD1, -CD2 | 0 | PC Card<br>Memory<br>Mode<br>PC Card | These Card Detect pins are connected to ground on the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card is fully inserted into its socket. | | 20,20 | -001, -002 | 51, -552 | I/O Mode<br>True IDE | This signal is the same for all modes. This signal is the same for all modes. | | | -CE1,-CE2 | | PC Card<br>Memory<br>Mode | These input signals are used both to select the card and to indicate to the card whether a byte or a word operation is being performedCE2 always accesses the odd byte of the wordCE1 accesses the even byte or the Odd byte of the word depending on A0 and -CE2. A multiplexing scheme based on A0, -CE1, -CE2 allows 8 bit hosts to access all data on D0-D7. | | 7,32 | -CE1,-CE2 | 1 | PC Card<br>I/O Mode | This signal is the same as the PC Card Memory Mode signal. | | 8 | -CS0, -CS1 | | True IDE<br>Mode | In the True IDE Mode, -CS0 is the chip select for the task file registers while -CS1 is used to select the Alternate Status Register and the Device Control Register. While –DMACK is asserted, -CS0 and –CS1 shall be held negated and the width of the transfers shall be 16 bits. | | | | | PC Card<br>Memory<br>Mode | This signal is not used for this mode, but should be connected by the host to PC Card A25 or grounded by the host. | | 39 | -CSEL | Ĩ | PC Card<br>I/O Mode | This signal is not used for this mode, but should be connected by the host to PC Card A25 or grounded by the host. | | | | | True IDE<br>Mode | This internally pulled up signal is used to configure this device as a Master or a Slave when configured in the True IDE Mode. When this pin is grounded, this device is configured as a Master. When the pin is open, this device is configured as a Slave. | | 1 | 1 | 1 | | | |-------------------------------|--------------|----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | PC Card | These lines carry the Data, Commands and Status information between the host and the | | 31, 30, 29, | | | Memory | controller. D00 is the LSB of the Even Byte of the Word. D08 is the LSB of the Odd Byte of | | 28, 27, 49, | | 300-0 | Mode | the Word. | | 48, 47, 6, 5,<br>4, 3, 2, 23, | D15 - D00 | 1/0 | PC Card | This signal is the same as the PC Card Memory Mode signal. | | 22, 21 | | 1 | I/O Mode | | | 22, 21 | | | True IDE | In True IDE Mode, all Task File operations occur in byte mode on the low order bus D[7:0] | | | | 3 | Mode | while all data transfers are 16 bit using D[15:0]. | | | | | PC Card | | | | | | Memory | Ground. | | Net 18595 | 525e3910.145 | 4 | Mode | | | 1, 50 | GND | 12 | PC Card | This signal is the same for all modes. | | | | | I/O Mode | This signal is the same for all modes. | | | | | True IDE | This signal is the same for all modes. | | | | -a: | Mode | This signal is the same for all modes. | | | | | PC Card | | | | -INPACK | | Memory | This signal is not used in this mode. | | | | | Mode | | | 2 | | 3 <b>9</b> 8 3 | 300 | The Input Acknowledge signal is asserted by the CompactFlash Storage Card or CF+ Card | | | | | PC Card | when the card is selected and responding to an I/O read cycle at the address that is on the | | | -INPACK | | I/O Mode | address bus. This signal is used by the host to control the enable of any input data buffers | | | | | THE WATERSTEE | between the CompactFlash Storage Card or CF+ Card and the CPU. | | | | | | This signal is a DMA Request that is used for DMA data transfers between host and device. | | | | | | It shall be asserted by the device when it is ready to transfer data to or from the host. For | | 10000 | | PET tumo | | Multiword DMA transfers, the direction of data transfer is controlled by -IORD and -IOWR. | | 43 | | 0 | | This signal is used in a handshake manner with -DMACK, i.e., the device shall wait until the | | | | | | host asserts -DMACK before negating DMARQ, and reasserting DMARQ if there is more | | | | | | data to transfer. DMARQ shall not be driven when the device is not selected. While a DMA | | | DMADO | | True IDE<br>Mode | 在全球企业的企业,在企业的企业,企业的企业的企业的企业,在企业的企业,在企业的企业,在企业企业,在企业企业,在企业企业,在企业企业企业企业,在企业企业企业企业 | | | DMARQ | | | operation is in progress, -CS0 and -CS1 shall be held negated and the width of the | | | | | | transfers shall be 16 bits. If there is no hardware support for DMA mode in the host, this | | | | | | output signal is not used and should not be connected at the host. In this case, the BIOS | | | | | | must report that DMA mode is not supported by the host so that device drivers will not | | | | | | attempt DMA mode. A host that does not support DMA mode and implements both | | | | | | PCMCIA and True-IDE modes of operation need not alter the PCMCIA mode connections | | 9 | | | 8 | while in True-IDE mode as long as this does not prevent proper operation in any mode. | | | | | PC Card | | | | | | Memory | This signal is not used in this mode. | | | -IORD | | Mode | | | | -IORD | | DC CI | This is an I/O Read strobe generated by the host. This signal gates I/O data onto the bus | | | | | PC Card | from the CompactFlash Storage Card or CF+ Card when the card is configured to use the | | | | | I/O Mode | I/O interface. | | | | SES - ( | | In True IDE Mode, while Ultra DMA mode is not active, this signal has the same function as | | | -IORD | | | in PC Card I/O Mode. | | 3 | | 238 | | | | 34 | | Ĩ | | In True IDE Mode when Ultra DMA mode DMA Read is active, this signal is asserted by the | | 5005 | -HDMARDY | 100 | | anners and the second of s | | | -noward: | | 440 | host to indicate that the host is read to receive Ultra DMA data-in bursts. The host may | | | | | True IDE | negate -HDMARDY to pause an Ultra DMA transfer. | | | | 0.5 | Mode | | | | | | | In True IDE Mode when I litre DMA weeds DMA VALID is setting this singular than the | | | | | | In True IDE Mode when Ultra DMA mode DMA Write is active, this signal is the data out | | | HSTROBE | | | strobe generated by the host. Both the rising and falling edge of HSTROBE cause data to | | | | | | be latched by the device. The host may stop generating HSTROBE edges to pause an | | | | | | Ultra DMA data-out burst. | | | | | 50.2 | | | 25 | F20002 | 8 | PC Card | | | 35 | -IOWR | 1 | Memory | This signal is not used in this mode. | | 2 | | | Mode | | | | | | 200 | The I/O Write strobe pulse is used to clock I/O data on the Card Data bus into the | | | -IOWR | | PC Card | CompactFlash Storage Card or CF+ Card controller registers when the CompactFlash | | | 101711 | | I/O Mode | Storage Card or CF+ Card is configured to use the I/O interface. The clocking shall occur | | | | | 15 | on the negative to positive edge of the signal (trailing edge). | | | | | | | 5 | | | | | In True IDE Made while Little DMA made protection at active this size of head | |-------|------------|---|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | -IOVVR | | True IDE | In True IDE Mode, while Ultra DMA mode protocol is not active, this signal has the same function as in PC Card I/O Mode. When Ultra DMA mode protocol is supported, this signal must be negated before entering Ultra DMA mode protocol. | | | STOP | | Mode | In True IDE Mode, while Ultra DMA mode protocol is active, the assertion of this signal causes the termination of the Ultra DMA burst. | | | -OE | | PC Card<br>Memory<br>Mode | This is an Output Enable strobe generated by the host interface. It is used to read data from the CompactFlash Storage Card or CF+ Card in Memory Mode and to read the CIS and configuration registers. | | 9 | -OE | 1 | PC Card | In PC Card I/O Mode, this signal is used to read the CIS and configuration registers. | | ñ | -ATA SEL | | True IDE<br>Mode | To enable True IDE Mode this input should be grounded by the host. | | 37 | READY | 0 | PC Card<br>Memory<br>Mode | In Memory Mode, this signal is set high when the CompactFlash Storage Card or CF+ Card is ready to accept a new data transfer operation and is held low when the card is busy. At power up and at Reset, the READY signal is held low (busy) until the CompactFlash Storage Card or CF+ Card has completed its power up or reset function. No access of any type should be made to the CompactFlash Storage Card or CF+ Card during this time. Note, however, that when a card is powered up and used with RESET continuously disconnected or asserted, the Reset function of the RESET pin is disabled. Consequently, the continuous assertion of RESET from the application of power shall not cause the READY signal to remain continuously in the busy state. | | | -IREQ | | PC Card<br>I/O Mode | I/O Operation – After the CompactFlash Storage Card or CF+ Card has been configured for I/O operation, this signal is used as -Interrupt Request. This line is strobed low to generate a pulse mode interrupt or held low for a level mode interrupt. | | 2 | INTRQ | | True IDE<br>Mode | In True IDE Mode signal is the active high Interrupt Request to the host. | | | -REG | 9 | PC Card<br>Memory<br>Mode<br>PC Card<br>I/O Mode | This signal is used during Memory Cycles to distinguish between Common Memory and Register (Attribute) Memory accesses. High for Common Memory, Low for Attribute Memory. The signal shall also be active (low) during I/O Cycles when the I/O address is on the Bus. | | 44 | -DMACK | 1 | True IDE<br>Mode | This is a DMA Acknowledge signal that is asserted by the host in response to DMARQ to initiate DMA transfers. While DMA operations are not active, the card shall ignore the -DMACK signal, including a floating condition. If DMA operation is not supported by a True IDE Mode only host, this signal should be driven high or connected to VCC by the host. A host that does not support DMA mode and implements both PCMCIA and True-IDE modes of operation need not alter the PCMCIA mode connections while in True-IDE mode as long as this does not prevent proper operation all modes. | | 41 | RESET | 1 | PC Card<br>Memory<br>Mode | The CompactFlash Storage Card or CF+ Card is Reset when the RESET pin is high with the following important exception: The host may leave the RESET pin open or keep it continually high from the application of power without causing a continuous Reset of the card. Under either of these conditions, the card shall emerge from power-up having completed an initial Reset. The CompactFlash Storage Card or CF+ Card is also Reset when the Soft Reset bit in the Card Configuration Option Register is set. | | | RESET | | PC Card<br>I/O Mode | This signal is the same as the PC Card Memory Mode signal. | | | -RESET | | True IDE<br>Mode | In the True IDE Mode, this input pin is the active low hardware reset from the host. | | 13,38 | vcc | | PC Card<br>Memory<br>Mode<br>PC Card | +5 ∨, +3.3 ∨ power. | | 10,00 | | 3 | I/O Mode True IDE | This signal is the same for all modes. | | | | | Mode<br>PC Card | This signal is the same for all modes. Voltage Sense SignalsVS1 is grounded on the Card and sensed by the Host so that the | | 33,40 | -VS1, -VS2 | o | M emory<br>M ode | CompactFlash Storage Card or CF+ Card CIS can be read at 3.3 volts and -VS2 is reserved by PCMCIA for a secondary voltage and is not connected on the Card. | | | | | PC Card<br>I/O Mode | This signal is the same for all modes. | | | | | True IDE<br>Mode | This signal is the same for all modes. | | | | | |----|----------|---|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 42 | -WAIT | 0 | PC Card<br>Memory<br>Mode | The -WAIT signal is driven low by the CompactFlash Storage Card or CF+ Card to signal the host to delay completion of a memory or I/O cycle that is in progress. | | | | | | | -WAIT | | PC Card<br>I/O Mode | This signal is the same as the PC Card Memory Mode signal. | | | | | | | IORDY | | 1500 | In True IDE Mode, except in Ultra DMA modes, this output signal may be used as IORDY. | | | | | | | -DDMARDY | | True IDE | In True IDE Mode, when Ultra DMA mode DMA Write is active, this signal is asserted by the host to indicate that the device is read to receive Ultra DMA data-in bursts. The device may negate -DDMARDY to pause an Ultra DMA transfer. | | | | | | | DSTROBE | | Mode | In True IDE Mode, when Ultra DMA mode DMA Write is active, this signal is the data out strobe generated by the device. Both the rising and falling edge of DSTROBE cause data to be latched by the host. The device may stop generating DSTROBE edges to pause an Ultra DMA data-out burst. | | | | | | | | Í | PC Card<br>Memory<br>Mode | This is a signal driven by the host and used for strobing memory write data to the registers of the CompactFlash Storage Card or CF+ Card when the card is configured in the memory interface mode. It is also used for writing the configuration registers. | | | | | | 36 | -WE | | Ĭ | PC Card<br>I/O Mode | In PC Card I/O Mode, this signal is used for writing the configuration registers. | | | | | | | | True IDE<br>Mode | In True IDE Mode, this input signal is not used and should be connected to VCC by the host. | | | | | | | WP | | | | | | PC Card<br>Memory<br>Mode | Memory Mode – The CompactFlash Storage Card or CF+ Card does not have a write protect switch. This signal is held low after the completion of the reset initialization sequence. | | 24 | -IOIS16 | 0 | PC Card<br>I/O Mode | I/O Operation – When the CompactFlash Storage Card or CF+ Card is configured for I/O Operation Pin 24 is used for the -I/O Selected is 16 Bit Port (-IOIS16) function. A Low signal indicates that a 16 bit or odd byte only operation can be performed at the addressed port. | | | | | | | -IOCS16 | | True IDE<br>Mode | In True IDE Mode this output signal is asserted low when this device is expecting a word data transfer cycle. | | | | | ## 5. Specifications #### 5.1 CE and FCC Compatibility iCF2000+ conforms to CE requirements and FCC standards. ### 5.2 RoHS Compliance iCF2000+ is fully compliant with RoHS directive. #### 5.3 Environmental Specifications ## 5.3.1 Temperature Ranges Operating Temperature Range: - Standard Grade: -10°C to +70°C - Industrial Grade: -40°C to +85°C Storage Temperature Range: - Standard Grade: -25°C to +85°C - Industrial Grade: -40°C to +85°C ### 5.3.2 Humidity Relative Humidity: 10-95%, non-condensing #### 5.3.3 Shock and Vibration Table 3: Shock/Vibration Test for iCF2000+ | Reliability | Test Conditions | Reference Standards | |------------------|------------------------------|---------------------| | Vibration | 7 Hz to 2 KHz, 5 g, 3 axes | IEC 68-2-6 | | Mechanical Shock | Duration: 10ms, 50 g, 3 axes | IEC 68-2-27 | | Drop Unit | From a height of 1.5 m | IEC 68-2-32 | #### 5.3.4 Mean Time between Failures (MTBF) Table 4 summarizes the MTBF prediction results for various iCF2000+ configurations. The analysis was performed using a RAM Commander<sup>™</sup> failure rate prediction. - Failure Rate: The total number of failures within an item population, divided by the total number of life units expended by that population, during a particular measurement interval under stated condition. - Mean Time between Failures (MTBF): A basic measure of reliability for repairable items: The mean number of life units during which all parts of the item perform within their specified limits, during a particular measurement interval under stated conditions. Table 4: iCF2000+ MTBF | Product | Condition | MTBF (Hours) | |----------|---------------------------|--------------| | iCF2000+ | Telcordia SR-332 GB, 25°C | > 3,000,000 | #### 5.4 Mechanical Dimensions Mechanical Dimension: 42.80/36.40/3.30mm (W/T/H) Figure 1: Mechanical Dimension of iCF2000+ ## 5.5 Electrical Specifications ## 5.5.1 Absolute Maximum Ratings Table 5: iCF2000+ Maximum Absolute Ratings | Item | Symbol | Rating | Unit | | |------------------------------|-----------------------------------|---------------------------------------------|------|--| | DC Power Supply | V <sub>DD</sub> - V <sub>SS</sub> | -0.3 ~ +5.5 | V | | | Input voltage | V <sub>IN</sub> | V <sub>ss</sub> -0.3 ~ V <sub>pp</sub> +0.3 | V | | | Output voltage | Vout | V <sub>SS</sub> -0.3 ~ V <sub>DD</sub> +0.3 | V | | | 8 | + | Commercial: -10 ~ +70 | °C | | | Operating Temperature | Ta | Industrial: -40 ~ +85 | °C | | | Operation Temperature courts | _ | Commercial: -25 ~ +85 | °C | | | Storage Temperature | T <sub>ST</sub> | Industrial: -40 ~ +85 | °C | | Table 6: Schmitt Trigger Pin | Pin Name | IOL (mA) | Dir | | |----------------------------------|----------|-----|----------------------------------| | PinHOE, PinHWE, PinHIOR, PinHIOW | 12 | 3 | CMOS Level Pull-up 75K (SCHMITT) | | Input voltage | 12 | Į | CMOS Level Pull-up 75K (SCHMITT) | | Output voltage | 12 | Ĭ | CMOS Level (SCHMITT) | #### 5.5.2 DC Characteristic Table 7: iCF2000+ DC Characteristic | Item | Come h a l | S | Unit | | | |--------------------------------------------------|------------------|---------------------|----------|---------------------|------| | rtem | Symbol | Min | Standard | Max | Onit | | Power Supply | VCC5I | 3.0 | 3.3 | 3.6 | V | | Power Supply | VCC3I | 3.0 | 3,3 | 3.6 | V | | Power Supply | ACC3O | 3.0 | 3.3 | 3.6 | ٧ | | Temp Junction Temperature | Temp | -10 | 25 | 115 | ٧ | | Input low voltage | $V_{IL}$ | 9 | | 0.3 V <sub>DD</sub> | V | | Input high voltage | $V_{IH}$ | 0.7 V <sub>DD</sub> | | | Ÿ | | Schmitt trigger negative going threshold voltage | V <sub>T</sub> . | 0.9 | 1.2 | | V | | Schmitt trigger positive going threshold voltage | V <sub>T+</sub> | | 2.1 | 2.5 | ٧ | | Output low voltage | VoL | Z<br>S | | 0.4 | ٧ | | Output high voltage | VoH | 2.4 | | | V | | Input pull-up resistance | $R_{PU}$ | 40 | 75 | 190 | ΚΩ | | Input pull-down resistance | R <sub>PD</sub> | 40 | 75 | 190 | ΚΩ | | Input leakage current | L <sub>IN</sub> | -10 | ±1 | 10 | μΑ | | Tri-state output leakage current | Loz | -10 | ±1 | 10 | μΑ | ## 5.5.3 Timing Specifications 10 ## 5.5.3.1 Attribute Memory Read Timing Specification Attribute Memory access time is defined as 300ns. Detailed timing specs are shown in Table 8. Table 8: Attribute Memory Read Timing | Speed Version | | | 30 | Ons | |--------------------------------|----------|-------------|----------|----------| | Item | Symbol | IEEE Symbol | Min (ns) | Max (ns) | | Read cycle time | tc(R) | tAVAV | 300 | | | Address access time | ta(A) | tAVQV | | 300 | | Card enable access time | ta(CE) | tELQV | | 300 | | Output enable access time | ta(OE) | tGLQV | | 150 | | Output disable time from CE | tdis(CE) | tEHQZ | | 100 | | Output disable time from OE | tdis(OE) | tGHQZ | | 100 | | Address setup time | tsu(A) | tAVGL | 30 | | | Output enable time from CE | ten(CE) | tELQNZ | 5 | | | Output enable time from OE | ten(OE) | tGLQNZ | 5 | | | Data valid from address change | t√(A) | tAXQX | 0 | | Note: All times are in nanoseconds. Dout signifies data provided by the CompactFlash Storage Card or CF+ Card to the system. The -CE signal or both the -OE signal and the -WE signal shall be de-asserted between consecutive cycle operations. Data hold time 11 tc(R) -REG ta(A) ta(CE) ten(CE) ten(OE) ten(OE) ten(OE) totis(OE) totis(OE) Figure 2: Attribute Memory Read Timing Diagram ## 5.5.3.2 Configuration Register (Attribute Memory) Write Timing Specification The Card Configuration write access time is defined as 250ns. Defined timing specifications are shown in Table 9. Speed Version 250ns IEEE Symbol Item Symbol Min (ns) Max (ns) Write cycle time tAVAV 250 tc(VV) Write pulse width tw(VVE) tWLWH 250 tAVVL Address setup time 30 tsu(A) Write recovery time trec(WE) tVVMAX 30 Data setup time for WE tsu(D-WEH) tDVVVH 80 Table 9: Configuration Register (Attribute Memory) Write Timing $Note: All\ times\ are\ in\ nanoseconds.\ Din\ signifies\ data\ provided\ by\ the\ system\ to\ the\ CompactFlash\ storage\ card\ or\ CF+\ card.$ th(D) -Reg An tsu(A) -WE tsu(D-WEH) -CE -OE Din Data In Valid Figure 3: Configuration Register (Attribute Memory) Write Timing Diagram tVMDX ## 5.5.3.3 Common Memory Read Timing Specification Table 10: Common Memory Read Timing | Item | Symbol | IEEE Symbol | Min (ns) | Max (ns) | |-----------------------------|-----------|-------------|----------|-------------------| | Output enable access time | ta(OE) | tGLQV | | 125 | | Output disable time from OE | tdis(OE) | tGHQZ | | 100 | | Address setup time | tsu(A) | tAVGL | 30 | | | Address hold time | th(A) | tGHAX | 20 | | | CE setup before OE | tsu(CE) | tELGL | 0 | | | CE hold following OE | th(CE) | tGHEH | 20 | | | Wait delay falling from OE | tv(WT-OE) | tGLWTV | | 35 | | Data setup for wait release | t√(VVT) | tQVVTH | | .0 | | Wait width time | tw(VVT) | tWTLWTH | | 350 (3000 for CF+ | Note: The maximum load on -WAIT is 1 LSTTL with 50 pF total load. All times are in nanoseconds. Dout signifies data provided by the CompactFlash Storage Card or CF+ Card to the system. The -WAIT signal may be ignored if the -OE cycle to cycle time is greater than the Wait Width time. The Max Wait Width time can be determined from the Card Information Structure. The Wait Width time meets the PCMCIA specification of 12µs but is intentionally less in this specification. -WAIT Dout tsu(A) tsu(A) tsu(A) th(A) th(A) th(CE) tw(WT) tv(WT-OE) tv(WT) tv(WT) tdis(OE) Figure 4: Common Memory Read Timing Diagram ## 5.5.3.4 Common Memory Write Timing Specification 12 Item Symbol **IEEE Symbol** Min (ns) Max (ns) Data Setup before WE tsu(D-WEH) tDVVM 80 Data Hold following WE th(D) tWMDX 30 WE Pulse Width tWLWH 150 tw(VVE) Address Setup Time tsu(A) tAVVVL 30 CE Setup before WE tELWL Π tsu(CE) Write Recovery Time trec(WE) tV/MAX 30 Address Hold Time th(A) tGHAX 20 CE Hold following WE th(CE) tGHEH 20 Wait Delay Falling from WE tv(VVT-VVE) tWLWTV WE High from Wait Release tv(VVT) tVVTHVVH 0 Wait Width Time tw(VVT) tWTLWTH 350 (3000 for CF+) Table 11: Common Memory Write Timing Note: The maximum load on -WAIT is 1 LSTTL with 50 pF total load. All times are in nanoseconds. Din signifies data provided by the system to the CompactFlash Storage Card. The -WAIT signal may be ignored if the -WE cycle to cycle time is greater than the Wait Width time. The Max Wait Width time can be determined from the Card Information Structure. The Wait Width time meets the PCMCIA specification of 12µs but is intentionally less in this specification. Figure 5: Common Memory Write Timing Diagram ## 5.5.3.5 I/O Input (Read) Timing Specification Table 12: I/O Read Timing | Item | Symbol | IEEE Symbol | Min (ns) | Max (ns) | |-----------------------------------|-----------------|-------------|----------|--------------------| | Data Delay after IORD | td(IORD) | tIGLQV | | 100 | | Data Hold following I ORD | th(IORD) | tIGHQX | 0 | | | IORD Width Time | tw(IORD) | tIGLIGH | 165 | | | Address Setup before IORD | tsuA(IORD) | tAVIGL | 70 | | | Address Hold following IORD | thA(IORD) | tIGHAX | 20 | | | CE Setup before IORD | tsuCE(IORD) | tELIGL | 5 | | | CE Hold following IORD | thCE(IORD) | tIGHEH | 20 | | | REG Setup before IORD | tsuREG(IORD) | tRGLIGL | 5 | | | REG Hold following IORD | thREG(I ORD) | tIGHRGH | 0 | | | INPACK Delay Falling from IORD | tdfINPACK(IORD) | tIGLIAL | 0 | 45 | | INPACK Delay Rising from IORD | tdrINPACK(IORD) | tIGHIAH | | 45 | | IOIS16 Delay Falling from Address | tdflOIS16(ADR) | tAVISL | | 35 | | IOIS16 Delay Rising from Address | tdrlOIS16(ADR) | tAVISH | | 35 | | Wait Delay Falling from IORD | tdVVT(LORD) | tIGLWTL | | 35 | | Data Delay from Wait Rising | td(WT) | tWTHQV | | 0 | | Wait Width Time | tw(VVT) | tWTLWTH | | 350 (3000 for CF+) | Note: The Maximum load on -WAIT, -INPACK and -IOIS16 is 1 LSTTL with 50 pF total load. All times are in nanoseconds. Minimum time from -WAIT high to -IORD high is 0 nsec, but minimum -IORD width shall still be met. Dout signifies data provided by the CompactFlash Storage Card or CF+ Card to the system. Wait Width time meets PCMCIA specification of 12µs but is intentionally less in this spec. -CE tsu(CE) th(CE) -OE tw(WT) tdis(OE) Dout Figure 6: I/O Read Timing Diagram #### 5.5.3.6 I/O Input (Write) Timing Specification Table 13: I/O Write Timing | Item | Symbol | IEEE Symbol | Min (ns) | Max (ns) | |-----------------------------------|----------------|-------------|----------|-------------------| | Data Setup before IOWR | tsu(IOWR) | tDVIVVH | 60 | | | Data Hold following IOWR | th(IOWR) | tIVVHDX | 30 | | | IOWR Width Time | tw(IOV/R) | tIVVLIVVH | 165 | | | Address Setup before IOWR | tsuA(IOWR) | tAVIVVL | 70 | | | Address Hold following IOWR | thA(IOWR) | tIWHAX | 20 | | | CE Setup before IOWR | tsuCE(IOWR) | tELIWL | 5 | | | CE Hold following IOWR | thCE(IOWR) | tIVVHEH | 20 | | | REG Setup before IOWR | tsuREG(IOWR) | tRGLIWL | 5 | | | REG Hold following IOWR | thREG(IOWR) | tIWHRGH | 0 | | | IOIS16 Delay Falling from Address | tdfIOIS16(ADR) | tAVISL | | 35 | | IOIS16 Delay Rising from Address | tdrlOIS16(ADR) | tAVISH | | 35 | | Wait Delay Falling from IOWR | tdWT(IOWR) | tlWLWTL | | 35 | | IOWR high from Wait high | tdrIOWR(WT) | tWTJIWH | 0 | | | Wait Width Time | tw(WT) | tWTLWTH | _ | 350 (3000 for CF+ | Note: The maximum load on -WAIT, -INPACK, and -IOIS16 is 1 LSTTL with 50 pF total load. All times are in nanoseconds. Minimum time from -WAIT high to -IOWR high is 0 nsec, but minimum -IOWR width shall still be met. Din signifies data provided by the system to the CompactFlash Storage Card or CF+ Card. The Wait Width time meets the PCMCIA specification of 12 µs but is intentionally less in this specification. Figure 7: I/O Write Timing Diagram ## 5.5.3.7 True IDE PIO Mode Read/Write Timing Specification Figure 8: Read/Write Timing Diagram, PIO Mode Table 14: Read/Write Timing Specifications, PIO Mode 0-4 | | PIO timing parameters | Mode 0 | Mode 1 | Mode 2 | Mode 3 | Mode 4 | |------------------|-------------------------------------------|--------|--------|--------|--------|--------| | t <sub>o</sub> | Cycle time (min.) | 600 | 383 | 240 | 180 | 120 | | t <sub>1</sub> | Address valid to HIOR-/HIOW- setup (min.) | 70 | 50 | 30 | 30 | 25 | | t <sub>2</sub> | HIOR-/HIOW- 16-bit (min.) | 165 | 125 | 100 | 80 | 70 | | t <sub>2i</sub> | HIOR-/HIOW- recovery time (min.) | 81 | = | н | 70 | 25 | | t <sub>3</sub> | HIOW data setup (min.) | 60 | 45 | 30 | 30 | 20 | | t <sub>4</sub> | HIOW data hold (min.) | 30 | 20 | 15 | 10 | 10 | | t <sub>s</sub> | HIOR- data setup (min.) | 50 | 35 | 20 | 20 | 20 | | t <sub>6</sub> | HIOR- data hold (min.) | 5 | 5 | 5 | 5 | 5 | | t <sub>6 z</sub> | HIOR- data tri-state (max.) | 30 | 30 | 30 | 30 | 30 | | t <sub>7</sub> | Address valid to IOCS16- assertion (max.) | 90 | 50 | 40 | n/a | n/a | | t <sub>e</sub> | Address valid to IOCS16- released (max.) | 60 | 45 | 30 | n/a | n/a | | t <sub>g</sub> | HIOR-/HIOW- to address valid hold | 20 | 15 | 10 | 10 | 10 | | t <sub>RD</sub> | Read data valid to IORDY active (min.) | 0 | 0 | 0 | 0 | 0 | | t <sub>A</sub> | IORDY setup time | 35 | 35 | 35 | 35 | 35 | | t <sub>B</sub> | IORDY pulse width (max.) | 1250 | 1250 | 1250 | 1250 | 1250 | | tc | IORDY assertion to release (max.) | 5 | 5 | 5 | 5 | 5 | ## 5.5.3.8 True IDE Multiword DMA Mode Read/Write Timing Specification Figure 9: Read/Write Timing Diagram, Multiword DMA Mode 15 Table 15: Read/Write Timing Specifications, Multiword DMA Mode 0-2 | | Multiword DMA timing parameters | Mode 0 | Mode 1 | Mode 2 | |-----------------|------------------------------------|--------|--------|--------| | t <sub>o</sub> | Cycle time (min.) | 480 | 150 | 120 | | t₀ | HIOR-/HIOW- assertion width (min.) | 215 | 80 | 70 | | t <sub>E</sub> | HIOR- data access (max.) | 150 | 60 | 50 | | t <sub>F</sub> | HIOR- data hold (min.) | 5 | 5 | 5 | | t <sub>G</sub> | HIOR-/HIOW- data setup (min.) | 100 | 30 | 20 | | t <sub>H</sub> | HIOW- data hold (min.) | 20 | 15 | 10 | | tı | DMACK to HIOR-/HIOW- setup (min.) | 0 | 0 | 0 | | ţį | HIOR-/HIOW- to DMACK hold (min.) | 20 | 5 | 5 | | t <sub>KR</sub> | HIOR- negated width (min.) | 50 | 50 | 25 | | tkw | HIOW- negated width (min.) | 215 | 50 | 25 | | t <sub>LR</sub> | HIOR- to DMARQ delay (max.) | 120 | 40 | 35 | | tuw | HIOW- to DMARQ delay (max.) | 40 | 40 | 35 | | ţм | CS1-, CS0- valid to HIOR-/HIOW- | 50 | 30 | 25 | | t <sub>N</sub> | CS1-, CS0- hold | 15 | 10 | 10 | | tz | DMACK- | 20 | 25 | 25 | # 5.5.3.9 True IDE Ultra DMA Mode Read/Write Timing Specification Figure 10: Ultra DMA Mode Data-in Burst Initiation Timing Diagram 16 17 Figure 11: Ultra DMA Mode Data-out Burst Initiation Timing Diagram Figure 12: Sustained Ultra DMA Mode Data-in Burst Timing Diagram Rev.0.1 Datasheet, September 2006 Figure 13: Sustained Ultra DMA Mode Data-out Burst Timing Diagram Table 16: Timing Diagram, Ultra DMA Mode 0-2 | I like DAMA di di di | | Mode 0 | | Mode 1 | | Mode 2 | | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------|------|--------|------|--------|------| | | Ultra DMA timing parameters | | Max. | Min. | Max. | Min. | Max. | | t <sub>2 CYC</sub> | Typical sustained average two cycle time | 240 | = | 160 | 190 | 120 | - | | t <sub>cyc</sub> | Cycle time allowing for asymmetry and clock variations (from STROBE edge to STROBE edge) | 114 | = | 75 | 853 | 55 | 5±12 | | t <sub>2 CYC</sub> | Two cycle time allowing for clock variations (from rising edge to next rising edge or from falling edge to next falling edge of STROBE) | 235 | 23 | 156 | 122 | 117 | 120 | | tos | Data setup time (at recipient) | 15 | 73 | 10 | 865 | 7 | 1591 | | t <sub>oH</sub> | Data hold time (at recipient) | 5 | 70 | 5 | 454 | 5 | 153 | | t <sub>DVS</sub> | Data valid setup time at sender (from data bus being valid until STROBE edge) | 70 | 2 | 48 | 1551 | 34 | 120 | | t <sub>DVH</sub> | Data valid hold time at sender (from STROBE edge until data may become invalid) | 6 | 20 | 6 | 1253 | 6 | 8#8 | | t <sub>FS</sub> | First STROBE time (for device to first negate DSTROBE from STOP during a data in burst) | .0 | 230 | 0 | 200 | 0 | 170 | 18 Rev.0.1 Datasheet, September 2006 | tu | Limited interlock time | 0 | 150 | 0 | 150 | 0 | 150 | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|----------|--------|-----|--------------| | ţ <sub>мы</sub> | Interlock time with minimum | 20 | 70 | 20 | 27.5 | 20 | 150 | | tuı | Unlimited interlock time | 0 | 70 | 0 | 1.57.1 | 0 | ( <b>2</b> ) | | t <sub>AZ</sub> | Maximum time allowed for output drivers to release (from being asserted or negated) | 22 | 10 | (2 | 10 | 2 | 10 | | t <sub>zah</sub> | Minimum delay time required for output drivers to | 20 | =( | 20 | 190 | 20 | ~ | | t <sub>ZAD</sub> | assert or negate (from released state) | 0 | =: | 0 | 380 | O | (#) | | t <sub>ENV</sub> | Envelope time (from DMACK- to STOP and HDMARDY- during data out burst initiation) | 20 | 70 | 20 | 70 | 20 | 70 | | t <sub>sR</sub> | STROBE to DMARDY time ( if DMARDY- is negated before this long after STROBE edge, the recipient shall receive no more than one additional data word) | (#) | 50 | + | 30 | - | 20 | | t <sub>RFS</sub> | Ready-to-final-STROBE time (no STROBE edges shall be sent this long after negation of DMARDY-) | 1218 | 75 | <u>©</u> | 60 | 9 | 50 | | t <sub>RP</sub> | Ready-to-pause time (time that recipient shall wait to initiate pause after negating DMARDY-) | 160 | 73 | 125 | 853 | 100 | (E) | | tiordyz | Pull-up time before allowing IORDY to be released | 478 | 20 | ā | 20 | | 20 | | tziordy | Minimum time device shall wait before driving IORDY | 0 | 20 | 0 | 121 | 0 | 520 | | t <sub>ACK</sub> | Setup and hold times for DMACK- (before assertion or negation) | 20 | 2 | 20 | 823 | 20 | 223 | | tss | Time from STROBE edge to negation of DMARQ or assertion of STOP (when sender terminates a burst) | 50 | | 50 | 881 | 50 | 151 | # 5.6 Supported IDE Commands iCF2000+ supports the commands listed in Table 17. Table 17: IDE Commands | Command Name | Command Code | |------------------------------|--------------| | Check Power Mode | 98H or E5H | | Execute Device Diagnostic | 90H | | Erase Sector | COH | | Flush Cache | E7H | | Format Track | 50H | | Identify Device | ECH | | dle | 97H or E3H | | ldle immediate | 95H or E1H | | Initialize Device Parameters | 91H | | NOP | 00H | | Read Buffer | E4H | | Read DMA | C8H | | Read Long Sector | 22H or 23H | | Read Multiple | C4H | | Read Sector(s) | 20H or 21H | | Read Verify Sector(s) | 40H or 41H | | Recalibrate | 1XH | | Request Sense | 03H | | Security Disable Password | F6H | | Security Erase Prepare | F3H | 19 Rev. 0.1 Datasheet, September 2006 | Security Erase Unit | F4H | |-------------------------------|------------| | Security Freeze Lock | F5h | | Security Set Password | F1H | | Security Unlock | F2H | | Seek | 7XH | | Set Features | EFH | | Set Multiple Mode | C8H | | Set Sleep Mode | 99H or E6H | | Standby | 96H or E2H | | Standby Immediate | 94H or E0H | | Translate Sector | 87H | | Write Buffer | E8H | | Write DMA | CAH | | Write Long Sector | E8H | | Write Multiple | C5H | | Write Multiple without Erase | CDH | | Write Sector(s) | 30H or 31H | | Write Sector(s) without Erase | 38H | | Write Verify | зсн |